Responsive image
博碩士論文 etd-0618101-170838 詳細資訊
Title page for etd-0618101-170838
論文名稱
Title
積體電路構裝之電模型化研究
Electrical Modeling of IC Packages
系所名稱
Department
畢業學年期
Year, semester
語文別
Language
學位類別
Degree
頁數
Number of pages
77
研究生
Author
指導教授
Advisor
召集委員
Convenor
口試委員
Advisory Committee
口試日期
Date of Exam
2001-05-18
繳交日期
Date of Submission
2001-06-18
關鍵字
Keywords
電模型、高頻封裝
BGA, high frequency modeling, BCC, electrical modeling
統計
Statistics
本論文已被瀏覽 5741 次,被下載 6353
The thesis/dissertation has been browsed 5741 times, has been downloaded 6353 times.
中文摘要
本論文以量測技術為根基發展建立高速及高頻積體電路封裝之電性模型。所研究的封裝種類包括BGA、TSSOP以及BCC等。在BGA封裝的電模型化過程中,頻域及時域量測技術同時被應用並互做比較,發現最佳策略為先用時域技術建立一封裝的粗略耦合傳輸線模型,然後藉由在頻域之最佳化程序將該模型予以修正至最精確的狀態。集總元件模型可藉由傳輸線之分配電路觀念進一步推導而得。
在應用於射頻積體電路封裝上,歸屬於釘架式晶片尺寸封裝形式之一的BCC封裝其電性模型被建立於頻域技術的基礎上。為了驗證模型的準確性及評估封裝的效應,將一條製作於晶片上的50歐姆微帶線予以封裝後並估算及量測其植入與折返損耗,估算與量測值彼此吻合的頻率範圍高達至Ku頻段。封裝所造成的效應為一低通濾波器效應,其頻率響應可由所建立的封裝模型予以成功預估。模擬低通濾波器響應的結果顯示BCC封裝相較於現今常來封裝射頻積體電路之傳統釘架式封裝-TSSOP,有著較高之的截止頻率及較低的通帶植入損耗。

Abstract
A complete methodology has been proposed to model and evaluate IC packages in the high-speed digital and radio-frequency applications. The package types that are studied in this dissertation include BGAs, TSSOPs and BCCs. In characterization of BGAs, both frequency-domain and time-domain techniques have been applied and compared to each other. It was found that the best strategy was to find a rough coupled transmission-line model in the time domain and refine it through the optimization scheme in the frequency domain. Equivalent lumped model has been further derived from the coupled transmission-line model using the concept of distributed parameters.
For RFIC applications, the electrical model of BCC, one type of lead-frame CSP, has been established based on the frequency-domain technique. To evaluate the package performance, an on-chip 50-ohm microstrip line housed in the package has been investigated. The insertion and return losses were analyzed and measured. Excellent agreement has been observed up to Ku band. The package acts as a low-pass filter to cause a cut off for the line above a certain frequency, which was predicted successfully from the established package model. The simulation results also show that BCC exhibits higher cut-off frequency and lower insertion loss in the passband when compared to TSSOP, one of the currently most popular RFIC packages.

目次 Table of Contents
Abstract i
Contents ii
List of Figures iv
List of Tables viii


Chapter 1 Introduction 1
1-1 Ball Grid Array (BGA) Package 1
1-1.1 BGA structure 3
1-1.2 Electrical Characteristics of BGA 4
1-1.3 Future prospect of BGA 6
1-2 Chip Scale Package (CSP) 7
1-2.1 Lead-Frame CSP 7
1-2.2 Manufacturing Process for BCC 8
1-2.3 Electrically and Thermally Enhanced BCC Structures 10
1-3 Package Effects and Characterization 12

Chapter 2 Electrical Modeling of BGA Packages 15
2-1 Measurement Techniques 17
2-1.1 Frequency-Domain Techniques 19
2-1.2 Time-Domain Techniques 22
2-2 Equivalent Transmission-Line and Lumped Models 24
2-3 Summary 28

Chapter 3 Electrical Modeling of RFIC Packages 32
3-1 Modeling for TSSOP 32
3-1.1 Test-Fixture Design and Characterization 33
3-1.2 Coupled-Leads Measurement and Calibration 33
3-1.3 Extraction of the Equivalent Circuit Elements 37
3-1.4 Optimization Schemes for Complete Models 40
3-2 Modeling for BCC++ 44
3-2.1 Measurement Setup 45
3-2.2 Direct Extraction 46
3-3 Summary 50

Chapter 4 Evaluation of RFIC Package Performance 51
4-1 Comparison between 16-pin BCC++ and TSSOP 51
4-1.1 Insertion and Return Losses 52
4-1.2 Monte Carlo Analysis 56
4-2 Evaluation and Verification for BCC++ Models 59
4-3 Summary 66

Chapter 5 Conclusion 67

Appendix A 68

References 70

參考文獻 References
[1] J.H. Lau, Ball Grid Array Technology, McGraw-Hill, Inc., 1995.
[2] Y.C. Ding, “Stubless solution in ASE,” technical report, R&D Engineering Div., Advanced Semiconductor Engineering, Inc.
[3] C.C. Huang, F. Wong, and D. Kim, “Electrical performance of PBGA as compared to MQFP in high frequency Applications,” IEPS Conference, pp. 417-428, 1995.
[4] R. Kaw, B. Hanna, and N. Devnani, “Comparison of electrical performance of enhanced BGAs,” Electronic Components and Technology Conference, pp. 682-688, 1997.
[5] 陳文彥,單晶片構裝的明日之星—塑膠BGA,工業材料116期,pp.49-55,1996。
[6] B. Beker , G. Cokkinides, and A.P. Agrawal, “Electrical modeling of CBGA packages,” Electronic Components and Technology Conference, pp. 251-254, 1995.
[7] D. Staculescu, A. Pham, J. Laskar and S. Consolazio, “Analysis and performance of BGA interconnects for RF packaging,” IEEE Radio Frequency Integrated Circuit Symposium, pp. 131-134, 1998.
[8] M.F. Caggiano, R.M. Brush, J.K. Kleban, and P.J. Chuaypradit, “Electrical modeling of the chip scale BGA,” Electronic Components and Technology Conference, pp. 1280-1285, 1998.
[9] C. Mattei and A.P. Agrawal, “Electrical characterization of BGA packages,” Electronic Components and Technology Conference, pp. 1087-1093, 1997.
[10] T.S. Horng, S.M. Wu, H.H. Huang, A. Tseng, and J.J. Lee, “Comparison of advanced measurement and modeling techniques for electrical characterization of BGAs,” Electronic Component and Technology Conference, pp. 1464-1471, 1998.
[11] Y.L. Low, Y. Degani, K.V. Guinn, and T.D. Dudderrar, et al., “RF filp-module BGA package,” IEEE Transactions on Advanced Packaging, vol. 22, pp.111-114, May, 1999.
[12] 丁俊彥,”352 PBGA電子構裝的電性參數擷取和電性分析”,電腦與通訊第60期,pp. 3-12,1997。
[13] D. Solomon, E.D. Rosario, and Ernie Opiniano, “Electrical characterization of metal enhanced BGA packages,” Electronic Components and Technology Conference, 1999.
[14] Michael A. Lamson, “Electrical modeling of an IC package chip paddle as an integral ground bus,” Electronic Components and Technology Conference, pp. 832-835, 1997.
[15] J.H. Lau, Flip Chip Technologies, McGraw-Hill, Inc., 1996.
[16] “ASE wafer bumping service,” technical report, R&D Engineering Div., Advanced Semiconductor Engineering, Inc.
[17] M. Lin, “ASE flip-chip solution,” technical report, R&D Engineering Div., Advanced Semiconductor Engineering, Inc.
[18] J.H. Lau, Chip Scale Package: Design, Materials, Process, Reability and Applications, McGraw-Hill, Inc., 1999.
[19] S. Baba, Y. Tomita, and M. Matsuo, et al., “Molded chip scale package for high pin count,” IEEE Transactions on Components, Packaging, and Manufacturing Technology – PART B, vol. 21, pp. 28-34, Feb., 1998.
[20] S. Matsuda, K. Kata and E. Hagimoto, “Simple-structure, generally applicable chip-scale package,” Electronic Components and Technology Conference, pp. 218-223, 1995.
[21] R. Crowley, “Small, leadless packages moving into production for customer products,” www.chipscale review.com, Jan.-Feb., 2000.
[22] S. Berry, and S. Winkler, “Leadframe CSPs provide an expanding solution to cost objections,” www.chipscale review.com, May-June, 2000.
[23] “BCC (Bump Chip Carrier) technology,” technical report, R&D Engineering Div., Advanced Semiconductor Engineering Inc.
[24] Y. Yang, and J.R. Brews, “Guidelines for high-performance electronic package interconnections-approach for strong coupling,” IEEE Transactions on Components, Packaging, and Manufacturing Technology –PART B, Vol. 19, pp. 372-380, May, 1996.
[25] H. You, C.-S. Yeh and B. Gadepally, “A new parameter extraction technique for developing equivalent circuit models as coupled interconnects”, IEPS Conference, pp. 398-405, 1995.
[26] “高速連接點的阻抗量測、特性與模式,”技術報告,太克科技。
[27] T.S. Horng, S.M. Wu, J.Y. Li, C.T. Chiu, and C.P. Hung, “Electrical performance improvements on RFICs using bump chip carrier packages as compared to standard small outline packages,” Electronic Components and Technology Conference, pp. 439-444, 2000.
[28] T.S. Horng, S.M. Wu, H.H. Huang, C.T. Chiu, and C.P. Hung, “Modeling and evaluating leadframe CSPs for RFICs in wireless applications,” to appear in Electronic Components and Technology Conference, 2001.
[29] T.S. Horng, S.M. Wu, H.H. Huang, C.T. Chiu, and C.P. Hung, “Modeling of lead-frame plastic CSPs for accurate prediction of their low-pass filter effects on RFICs,” to appear in IEEE Radio Frequency Integrated Circuits Symposium, 2001.
[30] T.S. Horng, S.M. Wu, and C. Shih, “Electrical modeling of RFIC packages up to 12 GHz,” Electronic Components and Technology Conference, pp. 867-712, 1999.
[31] “Understanding the fundamental principles of vector network analyzers,” Application Note 1287-1, Agilent Technologies.
[32] “Exploring the architectures of network analyzers,” Application Note 1287-2, Agilent Technologies.
[33] “Applying error correction to network analyzer measurements,” Application Note 1287-3, Agilent Technologies.
[34] “Improving throughput in network analyzer applications,” Application Note 1287-5, Agilent Technologies.
[35] “In-fixture measurements using vector network analyzers,” Application Note 1287-9, Agilent Technologies.
[36] D.E. Carlton, K.R. Gleason, R. Hopkins, K. Jones, K. Noonan and E.W. Strid, “Accurate measurement of high-speed package and interconnect parasitics,” IEEE Custom Integrated Circuit Conference, pp. 23.3.1-23.3.7, 1988.
[37] R. Yu, M. Reddy, and J. Pusl, et al., “Full two-port on-wafer vector network analysis to 120 GHz using active probes,” IEEE Transactions on Microwave Theory and Techniques, vol. 3, pp.1339-1342, 1993.
[38] A. Ferrero and U. Pisani, “Two-port network analyzer calibration using an unknown thru,” IEEE Microwave and Guide wave Letters, vol. 2, no.12, pp. 505-507, Dec., 1992.
[39] V.K. Tripathi, R.D. Lutz, and A. Tripathi, “Electrical measurement issues in electronic packaging,” Advances in Electronic Packaging, vol. 19-1, pp. 739-743, 1997.
[40] J.-M. John, B. Janko, and V.K. Tripathi, “Time-domain characterization and circuit Modeling of a multilayer ceramic package,” IEEE Transactions on Components, Packaging, and Manufacturing Technology –PART B, vol. 19, pp. 48-56, Feb., 1996.
[41] L.-T. Huang, G.A. Rinne, and I. Turlik, “An extended time-domain network analysis measurement technique,” IEEE Transactions on Components, Packaging, and Manufacturing Technology, vol. 18, pp. 375-380, May, 1995.
[42] A. Haridass, C. Nguyen, and M. Swaminathan, “Electrical characterization and optimization of high speed connector for high frequency applications,” Advances in Electronic Packaging, vol. 19-1, pp. 483-488, 1997.
[43] S. Pannala, A. Haridass, and M. Swaminathan, “Parameters extraction and electrical characterization of high density connertor using time domain measurements,” IEEE Transactions on Advanced Packaging, vol. 22, pp. 32-39, Feb., 1999.
[44] B. Young and A.K. Sparkman, “Measurement of package inductance and capacitance matrices,” IEEE Transactions on Components, Packaging, and Manufacturing Technology –PART B, vol. 19, pp. 225-229, Feb., 1996.
[45] J.D.S. Deng and H.-K. Chiou, “Considerations of characterizing standard SMT packages for RFIC applications,” Electrical Performance of Electronic Packaging, 1998. IEEE 7th Topical Meeting, pp.97-100, 1998.
[46] Rafie-Hibner and T. Brogan, “Modeling requirements and techniques for plastic packages used in RFICs,” IEEE Symposium on IC/Packages Design Integration, pp. 105-108, 1998.
[47] C.-T. Tsai, “Package inductance characterization at high frequencies,” IEEE Transactions on Components, Packaging, and Manufacturing Technology –PART B, vol. 17, pp. 175-181, May, 1994.
[48] A.C. Cangellaris, “Electrical modeling and simulation challenges in chip-package codesign”, IEEE Microwave and RF, pp.50-59, July-Aug., 1998.
[49] R.W. Jackson and R. Ito, “Modeling Millimeter-Wave IC Behavior for Flipped-Chip Mounting Schemes,” IEEE Transactions on Microwave Theory and Techniques, vol. 45, pp. 1919-1925, Oct., 1997.
[50] H. Heeb, A.E. Ruehli, and J.E. Brachen, et al., “Three dimensional circuit oriented electromagnetic modeling for VLSI interconnects,” IEEE International Conference on Computer Design: VLSI in Computers and Processors, pp. 218-221, 1992.
[51] R.W. Jackson and S. Rakshit, “Microwave-circuit modeling of high lead-count plastic packages,” IEEE Transactions on Microwave Theory and Techniques, vol. 45, pp. 1926-1933, Oct., 1997.
[52] R.W. Jackson, “A circuit topology for microwave modeling of plastic surface mount packages,” IEEE Transactions on Microwave Theory and Techniques, vol. 44, pp.1140-1146, July, 1996.
[53] S. Sercu and L. Martens, “High-frequency circuit modeling of large pin count packages,” IEEE Transactions on Microwave Theory and Techniques, vol. 45, pp. 1897-1903, Oct., 1997.
[54] R. Ito, T. Hongsmatip and R.W. Jackson, “Electrical modeling of a BGA package for microwave applications–a layer by layer approach,” Electrical Performance of Electronic Packaging, pp. 237-240, 1998.
[55] A.C. Cangellaris and M. Celik, “Order reduction of high-speed interconnect electrical models: the issue of passivity,” IEEE Symposium on IC/Package Design Integration, pp. 132-137, 1998.

[56] C.-T. Tsai and W.-Y. Yip, “An experimental technique for full package inductance matrix characterization,” IEEE Transactions on Components, Packaging, and Manufacturing Technology–PART B, vol. 19, pp. 338-343, May, 1996.
[57] J. Jeong, S. Nam, Y.S. Shin, and Y.S. Kim, et al., “Electrical characterization of ball grid array package from S-parameter measurement below 500 MHz,” IEEE Transactions on Advanced Packaging, vol. 22, pp. 343-347, Aug., 1999.
[58] Y. Eo and W.R. Eisenstadt, “Simulations and measurements of picosecond signal transients, propagation, and crosstalk on lossy VLSI interconnect,” IEEE Transactions on Components, Packaging, and Manufacturing Technology –PART A, vol. 18, pp. 215-225, March, 1995.
[59] Y.-S. Tsuei, A.C. Cangellaris, and J.L. Prince, “Rigorous electromagnetic modeling of chip-to-package (first-level) interconnections,” IEEE Transactions on Components, Hybrids, and Manufacturing Technology, vol. 16, pp. 876-882, Dec., 1993.
[60] S. Annala, C. Nguyen, and M. Swaminathan, “Extraction of electrical parameters of high density connectors using time domain measurements,” Electronic Components and Technology Conference, pp. 936-941, 1997.
[61] A.C. Cangellaris and J.L. Prince, “Modeling and simulation for mixed-signal package design,” Advances in Electronic Packaging, vol. 19-1, pp. 497-504, 1997.
[62] Y. Chen, P. Harms, R. Mittra and W.T. Beyene, “An FDTD-touchstone hybrid technique for equivalent circuit modeling of SOP electronic packages,” IEEE Transactions on Microwave Theory and Techniques, vol. 45, pp. 1911-1918, Oct., 1997.
[63] Ghouz, H.H.M. and E. EL-Sharawy, “An accurate equivalent circuit model of flip chip and via interconnects,” IEEE Transactions on Microwave Theory and Techniques, vol. 44, pp. 2543-253, Dec., 1996.
[64] M. Caggiano and A. Pa, “A computer program that generates an RF electrical model of the parasitics of QFP packages,” Electronic Components and Technology Conference, pp. 1146-1151, 1997.
[65] G. Choksi, B.K. Bhattacharyya, and D. Stys, et al., “Computer aided electrical modeling of VLSI packages,” Electronic Components and Technology Conference, pp. 169-172.
[66] “Measuring non-insertable devices, a new technique for measuring components using the HP8510B network analyzer,” Product Note 8510-13, Hewlett Packard Company, 1985.
[67] “Network analysis, applying the HP8510 calibration for non-coaxial measurement,” Product Note 8510-8A, Hewlett Packard Company, 1986.
[68] “IPA 510 Instrument Parameter Analyzer,” Instruction manual, Tektronix Inc., 1997.
[69] “Bump chip carrier technical brief,” www.fujitsu.com, 1999.
[70] T. Itoh, “Spectral domain immitance approach for dispersion characteristics of generalized printed transmission lines, “ IEEE Transactions on Microwave Theory and Techniques, vol. 28, pp. 733-736, July 1980.
[71] J.B. Knorr and A. Tufekcioglu, “Spectral-domain calculation of microstrip characteristic impedance,“ IEEE Transactions on Microwave Theory and Techniques, vol. 23, pp. 725-728, Sept. 1975.

電子全文 Fulltext
本電子全文僅授權使用者為學術研究之目的,進行個人非營利性質之檢索、閱讀、列印。請遵守中華民國著作權法之相關規定,切勿任意重製、散佈、改作、轉貼、播送,以免觸法。
論文使用權限 Thesis access permission:校內校外完全公開 unrestricted
開放時間 Available:
校內 Campus: 已公開 available
校外 Off-campus: 已公開 available


紙本論文 Printed copies
紙本論文的公開資訊在102學年度以後相對較為完整。如果需要查詢101學年度以前的紙本論文公開資訊,請聯繫圖資處紙本論文服務櫃台。如有不便之處敬請見諒。
開放時間 available 已公開 available

QR Code