Responsive image
博碩士論文 etd-0723109-235001 詳細資訊
Title page for etd-0723109-235001
論文名稱
Title
雙鎖相迴路系統之寬頻雜訊抑制研究與電路設計
Study of Noise Suppression and Circuit Design of a Dual Phase-Locked Loop System
系所名稱
Department
畢業學年期
Year, semester
語文別
Language
學位類別
Degree
頁數
Number of pages
74
研究生
Author
指導教授
Advisor
召集委員
Convenor
口試委員
Advisory Committee
口試日期
Date of Exam
2009-07-06
繳交日期
Date of Submission
2009-07-23
關鍵字
Keywords
頻率合成器、雜訊抑制、雙鎖相迴路
Dual Phase Locked Loop, Noise Suppression, Frequency Synthesizer
統計
Statistics
本論文已被瀏覽 5715 次,被下載 0
The thesis/dissertation has been browsed 5715 times, has been downloaded 0 times.
中文摘要
本論文共分三個部分。首先對相位雜訊於鎖相迴路的分析的與探討,由於OFDM系統升頻器需要良好相位雜訊的表現,所以本論文提出雙鎖相迴路之雜訊抑制架構,接著推導公式預測其電路特性。第二部分則是雙鎖相迴路之實驗與模擬,在實驗上藉著混成電路方式搭配相關的儀器與元件,可以量測到經雙鎖相迴路後之雜訊抑制效果,系統模擬上則利用ADS之元件行為模型。實驗與模擬結果相比較,在相位雜訊抑制的特性曲線變化上,兩者具有相當好的符合度。本論文最後利用台積電0.18μm CMOS製程設計一1.55-2.3 GHz可應用於DVB系統升-降電路架構之寬頻頻率合成器晶片,並針對此晶片性能作測試與討論,晶片功能符合設計目標。
Abstract
This thesis is composed of three parts. In the first part, analysis and discussion of phase noise in phase-locked loop is made. Because OFDM upconverter requires high phase noise performance, we therefore study the mechanism of noise suppression in a proposed dual phase-locked loop, and then derive the formula to predict the circuit characteristics. In the second part, experiment and simulation of a dual phase-locked loop is performed for comparison. The experiment uses hybrid circuit combined with related equipment and components to measure the noise suppression characteristics in a dual phase-locked loop. The simulation relies on the component behavioral model in ADS. Comparison between simulation and measurement shows good agreement. In the third part, this thesis carries out a 1.55–2.3 GHz frequency synthesizer RFIC design for DVB up-down architecture using TSMC 0.18μm CMOS process. The test results validate the chip design.
目次 Table of Contents
第一章 序論 1
1.1 常見頻率合成器雜訊抑制機制 1
1.2 相位雜訊對OFDM系統的影響 3
1.3 章節規劃 5
第二章 雙鎖相迴路雜訊抑制分析 6
2.1 相位雜訊的定義 6
2.2 相位雜訊對OFDM系統的分析 9
2.3 整數式頻率合成器相位雜訊分析 10
2.4 雙鎖相迴路雜訊抑制機制分析 13
2.5 使用Matlab驗證數學理論模型 16
第三章 雙鎖相迴路之雜訊抑制實驗 22
3.1 相位偵測器 22
3.1.1 混波器 22
3.1.2 相位頻率偵測器 24
3.2 迴路濾波器設計 25
3.3 ADS模擬 28
3.3.1 頻率合成器模擬電路的建立 28
3.3.2 壓控振盪器之相位雜訊模型建立 29
3.3.3 ADS雜訊抑制模擬 30
3.4 實測討論 33
3.4.1. 振盪器的量測 33
3.4.2. 升頻鎖相迴路量測 34
3.4.3. 雙次轉頻升頻電路雜訊抑制量測 35
3.4.4. 架構優點比較 40
第四章 頻率合成器CMOS晶片設計 42
4.1 相位頻率偵測器 42
4.1.1 電路設計 42
4.1.2 模擬考量與結果 43
4.2 電荷幫浦 44
4.2.1 電路設計 44
4.2.2 模擬考量與結果 45
4.3 直接變數多模數除頻器 47
4.3.1 電路設計 47
4.3.2 模擬考量與結果 49
4.4 多頻帶雙點壓控振盪器 50
4.4.1 電路設計 50
4.4.2 模擬考量與結果 51
4.4.3 晶片電路規格與晶片佈局圖及照相圖 53
4.4.4 壓控振盪器和鎖相迴路的量測 54
4.4.5 鎖相迴路的量測 56
第五章 結論 60
參考文獻 61

參考文獻 References
[1]D. Petrovic, W. Rave, and G. Fettweis, “Effects of phase noise on OFDM systems with and without PLL: characterization and compensation,” IEEE Trans. Comm., vol. 55, pp. 1607-1616, Aug. 2007.
[2]H. G. Ryu, Y. S. Li, and J. S. Park, “Nonlinear analysis of the phase noise in the OFDM communication system,” IEEE Trans. Consumer Electronics, vol. 50, pp. 54-63, Feb. 2004.
[3]A. G. Armada, “Understanding the effects of phase noise in orthogonal frequency division multiplexing (OFDM),” IEEE Trans. Broadcasting, vol. 47, pp. 153-159, June 2001.
[4]P. Robertson and S. Kaiser, “Analysis of the effects of phase-noise in orthogonal frequency division multiplex (OFDM) systems,” in IEEE Int. Conf. Comm. Dig., 1995, pp. 1652-1657.
[5]S. R. Herlekar, Z. Chi, H. C. Wu, A. Srivastava, and Y. Wu, “OFDM performance analysis in the phase noise arising from the hot-carrier effect,” IEEE Trans. Consumer Electronics, vol. 52, pp. 757-765,Aug. 2006.
[6]P. Liu, Y. B. Ness, and J. Zhu, “Effects of phase noise at both transmitter and receiver on the Performance of OFDM Systems,” in IEEE Information Sciences and System Conf., 2007, pp. 28472852.
[7]R. E. Best, Phase-Locked Loops Design,simulation,and application, 6th ed., NY: McGraw-Hill Inc., 2007.
[8]U. L. Rohde, Microwave and Wireless Synthesizers: Theory and Design, NJ: John Wiley & Sons Inc., 1997.
[9]B. Razavi, “Challenges in the design of frequency synthesizers for wireless applications,” in IEEE Custom Integrated Circuits Conf. Dig., 1997, pp. 395-396.
[10]V. F. Kroupa, “Noise properties of PLL system,” IEEE Trans. Comm., vol. 30, pp. 2244-2252,Oct. 1982.
[11]B. Banerjee. (2001). PLL Performance, Simulation, and Design (2nd ed.) [on line]. Available: http://www.ehb.itu.edu.tr/eepazarc/pll/
[12]A. Mehrotra, “Noise analysis of phase-locked loops,” IEEE Trans. Circuits and Systems I: Fundamental Theory and Applications., pp. 1309-1316, Sep. 2002.
[13]何文豪,採用單迴路差異積分調制器之分數式頻率合成器,國立中山大學電機工程研究所碩士論文,2005。
[14]AD9852 CMOS 300 MSPS Complete DDS Data Sheet, Analog Devices Inc., Norwood, MA, 2007.
[15]S. R. Kurtz, “Mixers as phase detectors,” WJ Communications Inc., Tech. Note, Jan./Feb. 1978, vol. 5, No. 1
[16]Y. Koo, H. Huh, Y. Cho, J. Lee, J. Park, K. Lee, and D. K. Jeong, “A fully integrated CMOS frequency synthesizer with charge-averaging charge pump and dual-path loop filter for PCS- and cellular-CDMA wireless systems,” IEEE J. Solid-State Circuits., vol. 37, pp. 536-542, May 2002.
[17]Z. Fu, J. Lee, and A. Apsel, “A 6.8GHz low-power and low-phase-noise phase-locked loop design,” IEEE int. Circuits and Systems Conf., 2008, pp. 1732-1735.
[18]M. Kamata, T. Shono, T. Takahiko Saba, I. Sasase, and S. Mori, ” Third order phase locked loops using dual loops with improved stability,” in Proc. IEEE Pacific Rim Conf., 1997, pp. 338-341.
[19]彭康峻,採用雙點差異積分調制方式之寬頻GFSK調制頻率合成器,國立中山大學電機工程研究所博士論文,2004。
[20]羅正斌,頻率合成器之分數式架構非線性效應研究與混合訊號IC實現,國立中山大學電機工程研究所碩士論文,2006。
[21]李祥瑋,分數式頻率合成器之量化雜訊抵銷技術與鎖相迴路積體電路實現,國立中山大學電機工程研究所碩士論文,2007。
[22]蕭介勛,本地振盪源的注入鎖定與牽引現象研究,國立中山大學電機工程研究所碩士論文,2008。
[23]C. Lam and B. Razavi, “A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-m CMOS technology,” IEEE J. Solid-State Circuit., vol. 35, pp. 788-794, May 2000.
[24]V. Valenta, G. Baudoin, and M. Villegas, “Phase noise analysis of PLL based frequency synthesizers for multi-radio mobile terminals,” in Proc. IEEE Cognitive Radio Oriented Wireless Networks and Communications Conf., 2008, pp. 1-4.
[25]T. K. K. Kan and G. C. T. Leung, “A 2-V 1.8-GHz fully integrated CMOS dual loop frequency synthesizer,” IEEE J. Solid-State Circuits., vol. 37, pp. 1012-1020, Aug. 2002.
[26]K. J. Kim, K. H. Ahn, and T. H. Lim, “Low phase noise bond wire VCO for DVB-H,” IEEE Int. Electronic Design, Test & Application conf., 2008, pp. 103-106.
[27]S. Sinha and D. Plessis, “Design of a dual loop frequency synthesizer,” IEEE AFRICON Conf., 2004, pp. 525-529.
[28]N. H. W. Fong, J. O. Plouchart, N. Zamdmer, D. Liu, L. F. Wagner, C. Plett, and N. G. Tarr, “Design of wide band CMOS VCO for multiband wireless LAN applications,” IEEE J. Solid-State Circuits., vol. 38, pp. 1333-1342, Aug. 2003.
[29]B. Jung, and R. Harjani, “A wide tuning range VCO using capacitive source degeneration,” in Proc. IEEE Int. Conf. Circuits and Systems., 2004, pp. 145-148.
[30]A. Hajimiri and T. H. Lee, “A general theory of phase noise in electrical oscillators,” IEEE J. Solid-State Circuits., vol. 33, pp. 179-194, Feb. 1998.
[31]D. Ham and A. Hajimiri, “Concepts and methods in optimization of integrated LC VCOs,” IEEE J. Solid-State Circuits., vol. 36, pp. 896-909, June 2001.
[32]A. Kral, F. Behbahani, and A. A. Abidi, “RF-CMOS oscillators with switched tuning,” in Proc. IEEE Custom Integrated Circuits Conf. 1998, pp. 555-558.
[33]W. M. Y. Wong, P. S. Hui, Z. Chen, K. Shen, J. Lau, P. C. H Chan, and P. K. Ko, “A wide tuning range gated varactor,” IEEE J. Solid-State Circuits., vol. 35, pp. 773-779, May 2001.
[34]R. B. Staszewski, “Digital RF Processor for Single Chip Mobile Radio:All-Digital PLL, Transmitter and Discrete Time Recevier,” presented at the IEEE SSCS Taipei Chapter Short Course, Taipei, Aug. 2008.
[35]K. Y. Huang and H. M. Ting, “Theoretical analysis of low phase noise design of CMOS VCO,“ IEEE Microwave and Wireless Components Letters, vol. 15, pp. 33-35, Jane 2005.
[36]Integer-N PD PLL Loop Filter Calculator, Peregrine Semiconductor Co.[on line].Available: http://www.peregrine-semi.com
[37]PT5780 DVB-T/H MODULATOR, ProTelevision Technologies A/S Co.[on line].Available: http://www.protelevision.com
電子全文 Fulltext
本電子全文僅授權使用者為學術研究之目的,進行個人非營利性質之檢索、閱讀、列印。請遵守中華民國著作權法之相關規定,切勿任意重製、散佈、改作、轉貼、播送,以免觸法。
論文使用權限 Thesis access permission:校內校外均不公開 not available
開放時間 Available:
校內 Campus:永不公開 not available
校外 Off-campus:永不公開 not available

您的 IP(校外) 位址是 3.145.173.112
論文開放下載的時間是 校外不公開

Your IP address is 3.145.173.112
This thesis will be available to you on Indicate off-campus access is not available.

紙本論文 Printed copies
紙本論文的公開資訊在102學年度以後相對較為完整。如果需要查詢101學年度以前的紙本論文公開資訊,請聯繫圖資處紙本論文服務櫃台。如有不便之處敬請見諒。
開放時間 available 已公開 available

QR Code